### FORWARD CONVERTERS

Astec Custom Power

### **Lecture Outline**

- · Review of Buck Converter
- Forward Converter Characteristics
- Basic Operation of a Forward Converter
- Detailed Operation: "On" and "OFF" Stages
- Advantages and Disadvantages
- Applications
- Two-Switch Forward Converters
- Design Considerations

## **Characteristics of a Forward Converter**

- DC-DC switching regulator
- OUTPUT voltage may be higher, lower or the same as the INPUT voltage
- OUTPUT is isolated from the INPUT by using a transformer



## **Basic Operation of a Forward Converter**

- Same as the basic operation of a Buck Converter, except:
  - An isolation transformer is added at the input.
  - Switch is now in series with the transformer primary winding.
  - Input voltage is now supplied from the transformer secondary winding
  - Transformer stores energy which must be reset at each cycle.
- Regulation of the output voltage is still accomplished by varying the duty cycle of the switch with respect to input voltage changes.

### **Transformers: A Review**

 Voltage applied across primary is transformed into a voltage across the secondary, with polarity following the dotted terminals, such that the volts per turn is constant for all windings: V<sub>P</sub>/N<sub>P</sub> = V<sub>S</sub>/N<sub>S</sub>



 Current going into the dotted primary terminal is transformed and tends to come out of the secondary terminal, following ampere-turn equality: I<sub>p</sub>N<sub>p</sub> = I<sub>S</sub>N<sub>S</sub> (if Imag is negligible)



• An ideal transformer does not store energy, hence:  $P_h = P_{out}$  or  $P_P = P_S$ .

# Multiple Winding Transformers The voltage relationships are: $V_P/N_P=V_{S1}/N_{S1}=V_{S2}/N_{S2}=V_{S3}/N_{S3}$ The secondary currents, however, are additive at the primary: $I_P=I_{P1}+I_{P2}+I_{P3}, \text{ where }$ $I_{P2}=I_{S2}(N_{S2}/N_{\bullet}) \text{ and }$ $I_{P3}=I_{S3}(N_{S3}/N_{\bullet})$ $I_P=(I_{S1}N_{S1}+I_{S2}N_{S2}+I_{S3}N_{S3})/N_P$ Including magnetizing current: $I_P=I_{Pmag}+(\Sigma I_{Sn}N_{Sn})/N_P$ for secondary windings 1 to n.





- Current going into the dotted primary terminal is transformed and flows out of the dotted secondary terminal through the inductor and then to the load.
- Transformer coils are only used for transformer action; energy is still stored in the inductor L.

### **Equations for "ON" Stage** $V_I = L dI_I / dt$ Ns/Np) - V<sub>o</sub> Ideal case: V<sub>D1</sub> = 0, $V_S - V_O = L \Delta I_L / t_{ON}$ [Eq. 1] $\Delta I_L = (V_S - V_O) (t_{ON}) / L$ [Eq. 2] $\downarrow + \Delta_{I_L}$ where: $V_S = V_P(N_S/N_P) = V_{IN}(N_S/N_P)$



- Voltages across all windings reverse due to collapsing field.
- Reverse inductor voltage V<sub>L</sub> forward biases freewheeling diode D<sub>2</sub>.
- Reverse transformer voltage on V<sub>R</sub> forward biases reset diode D<sub>2</sub>.

# Mode 2: When Switch is "Open" Mn

- Energy stored in L is now delivered to the load.
- C smoothens out the continuous inductor current.
- Magnetizing energy stored in transformer flows back to the bulk input.

# Equations for "OFF" Stage Ideal case: $V_{D2} = 0$ , $V_0 = V_L$ $V_0 = V_L = L \Delta I_L / t_{OFF}$ , $\Delta I_L = V_0 (T - t_{ON}) / L$ [Eq. 3]





# The voltage across the switching device exceeds the input voltage during turn off (even without leakage inductance spikes): $V_{SWpeak} = V_{IN} (1+N_P/N_R) \qquad [Eq. 5]$ If $N_P = N_R$ , $V_{CEpeak} = 2V_{IN}$ $I_P = I_S(N_S/N_P) + I_{Pmag} \qquad [Eq. 6]$ where: $I_{PmagPEAK} = V_{IN}(I_{ON})/I_{-P}$ $I_{Ppeak} = (I_O + \Delta I_L/2)(N_S/N_P) + V_{IN}(I_{ON})/I_{-P}$ [Eq. 7]

### **Avoiding Transformer Core Saturation**

The transformer should always be allowed enough time to reset to avoid saturating the core.

Beyond the critical duty cycle  $D_{\text{CRIT}}$ , volt-second balance at the coils is no longer maintained and the transformer cannot reset.

This leads to core saturation which can generate dangerously high currents at the primary.

# At the critical saturation point, the idle period is zero ( $t_{IDLE} = 0$ ) $t_{RESET} = t_{OFF}$ From the volt-second balance: $v_{IN}(t_{ON}) = v_{IN}(N_P/N_R)(t_{OFF})$ $t_{ON}(T-t_{ON}) = (N_P/N_R)$ $\therefore D_{CRIT} = t_{ON}/T = N_P/(N_P+N_R)$ [Eq. 8]





### Sample Turns Ratio Values and **Corresponding Critical Quantities** VswOFF/Vin Np Np/Nr DCRIT 1 2 0.5 1/3 1.3 1.0 1/2 2.0 2 2.0 2/3 3.0 AVOID OPERATING AT THE CRITICAL DUTY CYCLE:

Set maximum duty cycle limit of the PWM controller to be lower than  $D_{\text{CRIT}}$  so as to protect the switch and the reset diode  $D_3$  during open loop conditions.

### Effect of Vd and Vce<sub>sat</sub>



- Switch SW is replaced by transistor Q.
- Diode has forward voltage drop V<sub>D</sub>.

### **Modified FW Converter Equations**

- In the ideal case, the voltage across the secondary during the "ON" stage is:  $V_S = (V_{IN})(N_S/N_P)$  [Eq. 9]
- Taking into account the voltage drop  $V_{\text{CE}}$  across the transistor during the "ON" stage:

 $V_S = (V_{IN} - V_{CEsat})(N_S/N_P)$ 

[Eq. 10]

– However, the FW Converter usually has higher input voltages than the Buck, thus  $V_{\text{CEsal}}$  can be neglected and [Eq. 9] is sufficient for most applications.

### **Modified FW Converter Equations**

- Remember from the discussion on Buck Converters that: D =  $t_{ON}/T$  =  $(V_O + V_D)$  /  $(V_{IN} - V_{CEsat} + V_D)$
- Noticing that the switching transistor in the Buck has been replaced by a diode in the Forward Converter, we come up with:  $D = (V_O + V_{D2}) / (V_S V_{D1} + V_{D2})$ , where  $V_S = V_{IN}(N_S/N_P)$
- Normally  $V_{D1} = V_{D2} = V_D$ . Therefore:  $D = (V_O + V_D)(N_P) / (V_{IN})(N_S)$

[Eq. 11]

### Example

### Given:

### Required:

Vin = 100V Vo = 5V

 $Vce_{sat} = 0.2V$ Vd = 0.5VNp/Ns = 8Nr = Np

Duty cycle D = ? What must be the maximum limit of the PWM Duty Cycle? What is the minimum Vin to maintain

regulation of output?.

### Solution:

D = (Vo+Vd)(Np)/(Vin)(Ns)

D = (5.5)(8) / (100) = 44 / 100 = 44%

 $D_{CRIT} = Np/(Np+Nr)$ 

 $D_{CRIT} = 1/2 = 50\%$ 

The maximum limit of the PWM controller must be lower than 50% (e.g.,48%)

Vin = (Vo + Vd)(Np)/(D)(Ns)

Vin = (5.5)(8) / (0.48) = 91.667V

### **FW Converter Switch Stresses**



### **Advantages and Disadvantages**

- ADVANTAGES
  - drain current reduced by the ratio of N<sub>S</sub>/N<sub>P</sub>
  - low output voltage ripple
  - supports multiple outputs
- DISADVANTAGES
  - poor transformer utilization
  - poor transient response
  - transformer design is critical because of reset winding
  - transformer reset limits duty ratio
  - high switch voltage required
  - high input ripple current

### **Forward Converter Applications**

- Moderate to high-power applications
- Supports multiple outputs:



Since there is only one active switch, the duty cycles of all outputs are the same. As long as the currents through ALL chokes is CONTINUOUS, the secondary turns are related to the outputs as follows:

 $(V_{O1} + V_{D1}) / N_{S1} =$   $(V_{O2} + V_{D2}) / N_{S2} =$  $(V_{O3} + V_{D3}) / N_{S3}$ 

### **Two-Switch Forward Converter**



- Used in cases where the input voltage is too high to be handled by one transistor.
- Since resetting is done thru the primary:  $N_P = N_R$ ,  $D_{CRIT} = 50\%$

### 2-Switch FW Converter Waveforms



The voltage across the switching device is lower than with only one transistor:





## Forward Converter with Current Mode Control

Similar to voltage mode feedback control with ramp comparator input derived from current sense

Inner loop introduces faster "feed-forward" control for line regulation.



## FW Converter Current Mode Control with Isolation



### **Design Considerations**

- Decide on Np/Nr based on maximum voltage of switching device and determine Np/Ns based on intended duty cycle D.
- Choose transformer capable of handling the power required.
- Choose L to be able to satisfy minimum output current requirement.
- Choose C to satisfy output ripple specification.
- · Choose properly rated switching devices.

### **Choosing the Turns Ratio**

From the discussion on duty cycle and switching waveforms, we came up with the following relationships:

$$\begin{split} D_{CRIT} &= N_P / (N_P + N_R) & from [Eq. 8] \\ V_{SWoff} &= V_{IN} (1 + N_P / N_R) & from [Eq. 5] \end{split}$$

We can see from the above equations that duty cycle and maximum turn-off voltage impressed on switch is dependent on the transformer turns ratio.

The other parameters to consider are, of course, core size and wire size, which must enable the transformer to handle the rated power without saturating or overheating.

### **Choosing the Inductor**

From [Eq. 2], we know that during "ON" mode:  $\Delta I_1 = (V_S - V_O) (t_{ON}) / L$ 



From  $[Eq.\ 3]$ , we know that during "OFF" mode:

$$\Delta I_1 = V_O (T - t_{ON}) / L$$

As with the buck converter, there are therefore two approaches in solving for L, but [Eq. 3] is easier since it does not include the turns ratio of the transformer.

### Choosing the Inductor: $L_{min}$

As with the buck converter, the choke current ripple is related to the minimum output current as follows:

$$I_{Omin} = \Delta I_L / 2$$

 $\therefore$  Knowing the critical duty cycle  $D_{CRIT} = N_P/(N_P + N_R)$ , and you need to meet a minimum load current  $Io_{min}$ .\*



$$L_{min} = V_O (T - t_{ON}) / \Delta I_I$$

\*Again, L should not be too big to prevent large transient overvoltages and undervoltages.

# **Choosing the Inductor Core** and Winding

Choose inductor core to be able to store required energy:  $E_{\text{rated}} > \frac{1}{2} \text{LI}_{\text{max}}^2. \qquad \text{[Eq. 26]}$ 

Choose properly sized wire for the winding.

### **Choosing the Capacitor: C**<sub>min</sub>

The derivation of capacitance in relation to voltage and current ripple for the Forward Converter is exactly the same as that for the Buck:

 $C = \Delta I_L / \Delta V_0 8 f [Eq. 27]$ 

27]

However, as we have noted from our previous discussion on Buck Converters, the effect of capacitor impedance (Z or ESR) greatly outweighs the effect of the actual capacitance value. Therefore, for all practical purposes:

 $C_{min} = C$  with  $ESR_{max}$ 

Cmin - C WITH LSTY max

ESR  $< \Delta V_{Cmax} / \Delta I_L$  [Eq. 28]

, row - 1 works are

Again, you can lower both C and ESR<sub>max</sub> by connecting capacitors in parallel.

### Choosing the Capacitor: $Vc_{rated}$ , $Ic_{rms}$

Make sure that the capacitor chosen has a voltage rating higher than the output voltage of the converter:

V<sub>Crated</sub> > V<sub>Opeak</sub>

Make sure that the actual ripple current through the capacitor is less than the maximum allowable ripple current specified:

 $\Delta I_{\text{Cactual}} < \Delta I_{\text{Crated}}$  (in specs)

 $\Delta I_{\text{Cactual}} = \Delta I_{\text{C}} / 2\sqrt{3}$ 

### **Choosing the Switching Devices**

In choosing the switching transistor:

$$V_{SWoff} = V_{IN}(1 + N_P/N_R)$$

$$I_{SWave} = I_{IN}(I_{ON}/T) = I_{OD}(N_S/N_P)$$

$$I_{SWave} = I_{IN}(t_{ON}/T) = I_{O}D(N_{S}/N_{P})$$

$$P_{AVE} = P_{COND} + P_{SW}$$
 , where

$$P_{COND} = I_{AVE} Vce_{sat}$$
  
 $P_{SW} = P_{SWon} + P_{SWoff}$ 

$$P_{SWon} = V_{IN} I_O t_{on} f/2$$

$$P_{SWoff} = V_{SWoff} I_O t_{off} f/2$$



### **Choosing the Diodes**

V<sub>REV</sub> = reverse bias voltage impressed on diode

$$PIV_{D1} = V_{IN}(N_S/N_R) + V_{D2}$$

$$PIV_{D2} = V_S - V_{D1} = V_{IN}(N_S/N_P) - V_{D1}$$

$$PIV_{D3} = V_{IN} + V_{R} = V_{IN} + V_{IN}(N_{R}/N_{P}) = V_{IN}(1+N_{R}/N_{P})$$

$$I_{D1ave} = I_{O}(t_{ON}/T) = I_{O}(D)$$

$$I_{D2ave} = I_{O}(t_{OFF}/T) = I_{O}(1-D)$$

$$I_{D3ave} = (I_{PmagPEAK}/2) (t_{ON}/T) = D(I_{PmagPEAK}/2)$$

$$P_{Dave} = I_{Dave} V_{D}$$

### **Design Exercise**

- Design a dual-output forward converter w/ the ff. specs:
  - Switching frequency: f = 150kHz
  - Input Voltage: V<sub>INmin</sub> = 100V; V<sub>INmax</sub> = 400V
  - Break Regulation Point: 90Vdc
  - Regulated output:  $Vo_A(dc) = 5V$ ;  $I_{OAmin} = 0.4A$ ;  $I_{OAmax} = 4A$
  - Cross-regulated output:  $Vo_B(dc) = 12V$ ;  $I_{OBmin} = 0.2A$ ;  $I_{OBmax} = 2A$
  - Maximum output ripple voltage:  $\Delta Vc_A = 100 \text{mV}$ ;  $\Delta Vc_B = 50 \text{mV}$
  - $R_{DSon}$  = 0.2V ,  $V_{DA}$  = 0.3V ,  $V_{DB}$  = 0.7V
- Determine N<sub>S1</sub>, N<sub>S2</sub>, N<sub>P</sub>, N<sub>R</sub> and core specifications.
- Determine the values of L & C for the output LC filter
- Determine the ratings of all switching devices.

```
Solution:

CHOOSE TURNS RATIOS TO SATISFY DESIRED DUTY AND VOLTAGE REQUIREMENTS:

Select NpAh' turns ratio and determine primary switching stress and critical duty cycle:

Let NpAh' = Ratiopg := 1 ANSWER

Note: Although a ratio of 1:1 is most convenient, it is not necessary. Other considerations may include MOSFET Vds rating and transient response.

VawOFF_max := Vin_stax (1 + Ratiopg)

VawOFF_max = Note = 1

DCRIT := 1

DCRIT = 30 %

Set PVMM limit to be slightly less than critical duty cycle:

DLIMIT := DCRIT 4:55 DLIMIT = 47.546 ANSWER
```





```
CHOOSE C's TO SATISFY OUTPUT VOLTAGE RIPPLE REQUIREMENTS
Choose proper capacitor voltage rating:
        at regulated output:
             Vc_{monA} := Vo_A + \Delta Vo_A \quad Vc_{manA} = 5.05 \, V
             Ve_{nemA} = ceil \left[ Ve_{mexA} \cdot (1 + %denting_V) \right]
                                                                               VenomA = 7 V ANSWER
        at cross-regulated output:
             Ve_{maxB} := Ve_B + \Delta Ve_B - Ve_{maxB} = 12.1 \, V
                                                                               VenomB = 15 V ANSWER
             Vc_{\mathbf{normB}} = \mathbf{cell} \Big[ Vc_{\mathbf{nordB}} \big( 1 + 9 \mathbf{siderating}_{\mathbf{V}} \big) \Big]
       Calculate capacitance at regulated output:
                         M_{La}
         Cmin_{\mbox{$A$}} := \frac{\Delta t_{\mbox{$A$},\mbox{$B$}}}{\Delta Vo_{\mbox{$A$}} \cdot 8 \cdot f} \qquad Cmin_{\mbox{$A$}} = 13.333 \ \mu \mbox{$F$}
                                                                              ANSWER
       Calculate capacitance at cross-regulated output:
        \text{Cming} := \frac{-}{\Delta \text{Vog} \cdot \delta \cdot f}
                                                                              ANSWER
                                        Onting = 3.333 p.F
```

```
Note: At 50kHz and above, Zc is dominated by ESR (i.e., Zmax ~ ESRmax). Cmin due to ESR is likewise calculated at maximum Vin since \Delta IL is maximum. ESR rating at regulated output: ESRmax_A := \frac{\Delta Vo_A}{\Delta IL_B} \qquad ESRmax_A = 0.063 \Omega \qquad \text{ANSWER} ESR rating at cross-regulated output: <math display="block">ESRmax_B := \frac{\Delta Vo_B}{\Delta IL_B} \qquad ESRmax_B = 0.25 \Omega \qquad \text{ANSWER} Note: ESR increases with decreasing temperature (e.g. may double from 20 deg to ~10 deg). ESR \text{ can be minimized by connecting output capacitors in parallel.} Take note of allowable ripple (mA rms): at regulated output: \Delta IC_{\text{CMSSA}} := \frac{\Delta IL_B}{2\sqrt{3}} \qquad \Delta IC_{\text{CMSSA}} = 250.94 \, \text{mA} \qquad \text{ANSWER} at cross-regulated output: \Delta IC_{\text{CMSSA}} := \frac{\Delta IL_B}{2\sqrt{3}} \qquad \Delta IC_{\text{CMSSA}} = 115.47 \, \text{mA} \qquad \text{ANSWER}
```







